#### ARYAMAN MISHRA 19BCE1027

# EXPERIMENT NO: 7 Design of Logic gates using NMOS, PMOS and Resistor

<u>Aim:</u> To design Logic gates using NMOS, PMOS and Resistor in LTSpice.

**Software used:** LTSpice

<u>Components required</u>: Resistors, voltage source, NMOS, PMOS.

<u>Task 1:</u>

#### 1.1: NOT GATE with NMOS

Circuit:

#### ARYAMAN MISHRA 19BCE1027 TASK 1.1



# Output:



#### **Truth Table:**

| Vin | Vout |
|-----|------|
| 1   | 0    |
| 0   | 1    |

# 1.2: NOT GATE with NMOS

Circuit:

#### ARYAMAN MISHRA 19BCE1027 TASK 1.2







#### **Truth Table:**

| Vin | Vout |
|-----|------|
| 1   | 0    |
| 0   | 1    |

#### **Conclusion:**

From the graphs of task 1.1 and 1.2 we can observe that when input is low, output is high and when output is low input is high, this shows the functionality of NOT gate and satisfies the truth table.

#### **Task 2:**

## 2.1: NAND GATE Using NMOS(NMOS4 symbol)

#### Circuit:

#### **ARYAMAN MISHRA 19BCE1027**



# Output:



#### **Truth Table:**

| V_A | V_B | V_out |
|-----|-----|-------|
| 0   | 0   | 1     |
| 0   | 1   | 1     |
| 1   | 0   | 1     |
| 1   | 1   | 0     |

# 2.2: NAND GATE Using PMOS (PMOS4 symbol)

# Circuit:



# Output:



#### **Truth Table:**

| V_A | V_B | V_out |
|-----|-----|-------|
| 0   | 0   | 1     |
| 0   | 1   | 1     |
| 1   | 0   | 1     |
| 1   | 1   | 0     |

#### **Conclusion:**

From the graphs of task 2.1 and 2.2 we can observe that when both inputs are high, output is low while in all other cases it is high, this shows the functionality of NAND gate and satisfies the truth table.

Task 3:
3.1: NOR GATE Using NMOS(NMOS4 symbol)
Circuit:



#### **Output:**



#### **Truth Table:**

| V_A | V_B | V_out |
|-----|-----|-------|
| 0   | 0   | 1     |
| 0   | 1   | 0     |
| 1   | 0   | 0     |
| 1   | 1   | 0     |

#### 3.2: NOR GATE Using NMOS (NMOS4 symbol)

#### **Circuit:**



#### **Output:**



#### **Truth Table:**

| V_A | V_B | V_out |
|-----|-----|-------|
| 0   | 0   | 1     |
| 0   | 1   | 0     |
| 1   | 0   | 0     |
| 1   | 1   | 0     |

#### **Conclusion:**

From the graphs of task 3.1 and 3.2 we can observe that when both inputs are low, output is high while in all other cases it is low, this shows the functionality of NOR gate and satisfies the truth table.

## Task 4: OR GATE using NMOS (NMOS4 symbol) Circuit:



| 0 | 1 | 1 |
|---|---|---|
| 1 | 0 | 1 |
| 1 | 1 | 1 |

#### **Conclusion:**

From the graphs of we can observe that when both inputs are low, output is high while in all other cases it is high, this shows the functionality of OR gate and satisfies the truth table.

Task 5: AND GATE using PMOS(PMOS4 symbol) Circuit:



#### Output:



#### **Truth Table:**

| V_A V_B V_out | /_out |
|---------------|-------|
|---------------|-------|

| 0 | 0 | 0 |
|---|---|---|
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

#### **Conclusion:**

From the graphs of we can observe that when both inputs are high, output is high while in all other cases it is low, this shows the functionality of AND gate and satisfies the truth table.

Task 6: LOGIC using NMOS(NMOS4 symbol)





#### **Truth Table:**

| V_A | V_B | V_C | V_out |
|-----|-----|-----|-------|
| 0   | 0   | 0   | 0     |
| 0   | 0   | 1   | 0     |
| 0   | 1   | 0   | 0     |
| 0   | 1   | 1   | 0     |
| 1   | 0   | 0   | 0     |
| 1   | 0   | 1   | 0     |
| 1   | 1   | 0   | 0     |
| 1   | 1   | 1   | 1     |

## **Conclusion:**

From the graphs of we can observe that when all three inputs are high, output is high while in all other cases it is low, this shows the functionality of the given Boolean function  $Y = A + B \cdot C$  and satisfies the truth table.